

# MANGALORE INSTITUTE OF TECHNOLOGY & ENGINEERING

Accredited by NAAC with A+ Grade, An ISO 9001: 2015 Certified Institution
(A Unit of Rajalaxmi Education Trust®, Mangalore - 575001)
Affiliated to V.T.U., Belagavi, Approved by AICTE, New Delhi.

DEPARTMENT OF ELECTRONICS & COMMUNICATION
ENGINEERING
(Accredited by NBA)

# "DESIGN AND IMPLEMENTATION OF 6T SRAM CELL"

**Project Associates:** 

- ➤ B RAHUL 4MT20EC021
- ➤ GOURI RAVINDRA GUMATHANNAVAR 4MT20EC033
- ➤ SUJAY 4MT20EC076

Guide: Ms. Sowjanya Assistant Professor Dept of ECE

# **Problem Statement**

- To design a low-power 6T SRAM that is suitable for use in energyefficient electronic systems.
- The challenge is to reduce the power consumption of the 6T SRAM while maintaining high performance and reliability, to achieve a balance between power consumption and operational stability, as well as to improve the energy efficiency of devices that use 6T SRAM, such as mobile devices, IoT applications, and wearable devices.

# Methodology / Block Diagram/ Flowchart



# 6T SRAM 180nm CIRCUIT



# **DC** response



### DC RESPONSE & DC ANALYSIS



### **BUTTERFLY CURVE**



### **TEMPERATURE**





#### **POWER**



# **6T SRAM 90nm CIRCUIT**



### **DC RESPONSE**



### DC RESPONSE & DC ANALYSIS



# **BUTTERFLY CURVE**



# **TEMPERATURE**



#### **POWER**



# **6T SRAM 45nm CIRCUIT**



# **DC RESPONSE**



### DC RESPONSE & DC ANALYSIS



#### **BUTTERFLY CURVE**



# **TEMPERATURE**



### **POWER**



# Work to be done

| Task description                                                                                               | Start date | End Date   | Status     |
|----------------------------------------------------------------------------------------------------------------|------------|------------|------------|
| Reviewed IEEE paper related to present project, exposure to Cadence Tool and implementation of basic circuits. | 1/04/2023  | 30/04/2023 | Completed. |
| Design and implementation of 6T SRAM cell and measuring the performance parameters.                            | 1/05/2023  | 31/05/2023 | Completed  |
| Comparison of performance parameters & review paper.                                                           | 1/06/2023  | 30/06/2023 | Completed. |

# References

- 1. Shin C, Cho MH, Tsukmoto Y, Nguyen BY, Mazure C, Nikolic B, Liu TTK., "Performance and area scaling benefits of FD-SOI technology for 6-T SRAM Cells at the 22-nm Node", IEEE Transactions on electron devices. 2010 Jun; 57(6). 13. Chandrak
- 2. Keerthi R, Chen H. "Stability and SNM analysis of low power SRAM", IEEE International Instrumentation and Measurement Technology Conference, Victoria Canada; 2008 May. p.1541–4.
- 3. Christiensen D.C. Arandilla, Anastacia B. Alvarez, and Christian Raymund K. Roque ,"*Static Noise Margin of 6T SRAM Cell in 90-nm CMOS*", IEEE UKSim 13th International Conference on Modelling and Simulation, pp534-539, 2011.
- 4. Prajna Mishra, Eugene John and Wei-Ming Lin, "Static Noise Margin and Power Dissipation Analysis of various SRAM Topologies", IEEE 56th International Midest Symposium on Circuits and System.

- 5. Calhoun, B.H., and Chandrakasan, A.: "Analysing static noise margin for sub-threshold SRAM in 65nm CMOS", Solid-State Circuits Conference, Proceedings of the 31st European, 2005, pp. 363-366ms (MWSCAS), pp469472, 2013.
- 6. Arora G, Poonam, Singh A, "SNM Analysis of SRAM Cells at 45nm, 32nm and 22nm technology", International Journal of Engineering Research and General Science. 2014 Jun–Jul; 2(4):785–9.
- 7. Hiroyuki Yamauchi, "A Discussion on SRAM Circuit Design Trend in Deeper Nanometre-Scale Technologies", in IEEE TRANSACTIONS ON VERY LARGE-SCALE INTEGRATION (VLSI) SYSTEMS, VOL. 18, NO. 5, MAY 2010.
- 8. Abhishek Agal et al, "6T SRAM Cell: Design and Analysis in Int. Journal of Engineering Research and Applications", www.ijera.com ISSN: 2248-9622, Vol. 4, Issue 3(Version1), March 2014, pp.574-57.
- 9. Arvind Kumar Nigam et. Al, "6T SRAM Cell: Design and Analysis", in Intl JEngg Sci Adv Research 2015 June ;1(2):27-29.
- 10. K. Dhananjay, Dr. M. N. Giri Prasad, Dr.K.Padmaraju and Dr. M. Raja Reddy, "Design of Low Power SRAM in 45 ηm CMOS Technology", in International Journal of Engineering Research and Applications (IJERA) ISSN: 2248-9622.